The digital-to-analog converter (DAC) in SAR anolog-to-digital converters (ADCs) is often dominant for both power consumption and linearity. Dedicated switching schemes can save power, but mostly focus on conversion energy, whereas the DAC reset can consume significant energy as well. This paper presents an energy-free DAC reset scheme, 'swap to reset,' for charge-redistribution SAR ADCs. It is widely applicable to existing low-power switching schemes. Additionally, to limit complexity while maintaining most of the energy savings, it can be utilized for the MSBs of the DAC only while the LSBs use conventional reset. To demonstrate the scheme, it is applied to the 2 MSBs of a 12-b SAR ADC using a split-monotonic DAC in 65-nm CMOS, resulting ...
A 10b 42MS/s power-efficient successive-approximation-register (SAR) analog-to-digital converter (AD...
(SA) ADC is presented. The scheme achieves high-speed and low-power operation thanks to the referenc...
Abstract—The early reset merged capacitor switching algorithm (EMCS) is proposed as an energy reduci...
The digital-to-analog converter (DAC) in SAR anolog-to-digital converters (ADCs) is often dominant f...
In this work, a novel DAC reset scheme for SAR ADCs is proposed, which eliminates the reset energy c...
Abstract—This paper presents a monotonic multi-switching technique that is implemented in a 8b SAR A...
Abstract − The project presents a 10-bit successive approximation-register analog-to-digital convert...
Reference drivers for charge-redistribution SAR ADCs require significant area and/or power. In this ...
Analysis and experimental results for a new switching scheme and topology for charge sharing DACs us...
With the growing market of MCUs and embedded electronic powered by batteries, more energy efficient ...
Abstract — A new method for switching the capacitors in the DAC capacitor array of a successive appr...
This chapter targets low-power techniques for nanopower SAR ADCs with reference voltage generation. ...
Successive approximation register (SAR) analog-to-digital converters (ADCs) with a charge-redistribu...
A 10b 42MS/s power-efficient successive-approximation-register (SAR) analog-to-digital converter (AD...
(SA) ADC is presented. The scheme achieves high-speed and low-power operation thanks to the referenc...
Abstract—The early reset merged capacitor switching algorithm (EMCS) is proposed as an energy reduci...
The digital-to-analog converter (DAC) in SAR anolog-to-digital converters (ADCs) is often dominant f...
In this work, a novel DAC reset scheme for SAR ADCs is proposed, which eliminates the reset energy c...
Abstract—This paper presents a monotonic multi-switching technique that is implemented in a 8b SAR A...
Abstract − The project presents a 10-bit successive approximation-register analog-to-digital convert...
Reference drivers for charge-redistribution SAR ADCs require significant area and/or power. In this ...
Analysis and experimental results for a new switching scheme and topology for charge sharing DACs us...
With the growing market of MCUs and embedded electronic powered by batteries, more energy efficient ...
Abstract — A new method for switching the capacitors in the DAC capacitor array of a successive appr...
This chapter targets low-power techniques for nanopower SAR ADCs with reference voltage generation. ...
Successive approximation register (SAR) analog-to-digital converters (ADCs) with a charge-redistribu...
A 10b 42MS/s power-efficient successive-approximation-register (SAR) analog-to-digital converter (AD...
(SA) ADC is presented. The scheme achieves high-speed and low-power operation thanks to the referenc...
Abstract—The early reset merged capacitor switching algorithm (EMCS) is proposed as an energy reduci...